Yoav Etsion
Títol
Citada per
Citada per
Any
Backfilling using system-generated predictions rather than user runtime estimates
D Tsafrir, Y Etsion, DG Feitelson
IEEE Transactions on Parallel and Distributed Systems 18 (6), 789-803, 2007
4852007
System noise, OS clock ticks, and fine-grained parallel applications
D Tsafrir, Y Etsion, DG Feitelson, S Kirkpatrick
Proceedings of the 19th annual international conference on Supercomputing …, 2005
1872005
Task superscalar: An out-of-order task pipeline
Y Etsion, F Cabarcas, A Rico, A Ramirez, RM Badia, E Ayguade, ...
2010 43rd Annual IEEE/ACM International Symposium on Microarchitecture, 89-100, 2010
165*2010
Modeling user runtime estimates
D Tsafrir, Y Etsion, DG Feitelson
Workshop on Job Scheduling Strategies for Parallel Processing, 1-35, 2005
1592005
Didi: Mitigating the performance impact of tlb shootdowns using a shared tlb directory
C Villavieja, V Karakostas, L Vilanova, Y Etsion, A Ramirez, A Mendelson, ...
2011 International Conference on Parallel Architectures and Compilation …, 2011
1242011
A short survey of commercial cluster batch schedulers
Y Etsion, D Tsafrir
School of Computer Science and Engineering, The Hebrew University of …, 2005
1242005
Trace-driven simulation of multithreaded applications
A Rico, A Duran, F Cabarcas, Y Etsion, A Ramirez, M Valero
(IEEE ISPASS) IEEE International Symposium on Performance Analysis of …, 2011
992011
Semantic locality and context-based prefetching using reinforcement learning
L Peled, S Mannor, U Weiser, Y Etsion
2015 ACM/IEEE 42nd Annual International Symposium on Computer Architecture …, 2015
682015
Effects of clock resolution on the scheduling of interactive and soft real-time processes
Y Etsion, D Tsafrir, DG Feitelson
Proceedings of the 2003 ACM SIGMETRICS international conference on …, 2003
64*2003
Single-graph multiple flows: Energy efficient design alternative for GPGPUs
D Voitsechov, Y Etsion
ACM SIGARCH computer architecture news 42 (3), 205-216, 2014
622014
Secretly Monopolizing the CPU Without Superuser Privileges.
D Tsafrir, Y Etsion, DG Feitelson
USENIX Security Symposium, 239-256, 2007
592007
Hybrid dataflow/von-Neumann architectures
F Yazdanpanah, C Alvarez-Martinez, D Jimenez-Gonzalez, Y Etsion
IEEE Transactions on Parallel and Distributed Systems 25 (6), 1489-1509, 2013
562013
Do-it-yourself virtual memory translation
H Alam, T Zhang, M Erez, Y Etsion
2017 ACM/IEEE 44th Annual International Symposium on Computer Architecture …, 2017
542017
CODOMs: Protecting software with code-centric memory domains
L Vilanova, M Ben-Yehuda, N Navarro, Y Etsion, M Valero
ACM SIGARCH Computer Architecture News 42 (3), 469-480, 2014
542014
L1 cache filtering through random selection of memory references
Y Etsion, DG Feitelson
16th International Conference on Parallel Architecture and Compilation …, 2007
53*2007
Process prioritization using output production: scheduling for multimedia
Y Etsion, D Tsafrir, DG Feitelson
ACM Transactions on Multimedia Computing, Communications, and Applications …, 2006
49*2006
On the simulation of large-scale architectures using multiple application abstraction levels
A Rico Carro, F Cabarcas, C Villavieja Prados, M Pavlovic, A Vega, ...
ACM transactions on architecture and code optimization 8 (4), 36: 1-36: 20, 2012
482012
Desktop scheduling: how can we know what the user wants?
Y Etsion, D Tsafrir, DG Feitelson
Proceedings of the 14th international workshop on Network and operating …, 2004
372004
Flexible caching in trie joins
O Kalinsky, Y Etsion, B Kimelfeld
arXiv preprint arXiv:1602.08721, 2016
332016
Execution of data-parallel programs on coarse-grained reconfigurable architecture hardware
Y Etsion, D Voitsechov
US Patent App. 14/642,780, 2015
322015
En aquests moments el sistema no pot dur a terme l'operació. Torneu-ho a provar més tard.
Articles 1–20