Seguir
Raimund Ubar
Raimund Ubar
Professor of Computer Engineering, Tallinn University of Technology
Dirección de correo verificada de pld.ttu.ee
Título
Citado por
Citado por
Año
Test synthesis with alternative graphs
R Ubar
IEEE Design & Test of Computers 13 (1), 48-57, 1996
2051996
Design and test technology for dependable systems-on-chip
R Ubar, J Raik, HT Vierhaus
IGI global, 2011
1942011
Test generation for digital circuits using alternative graphs
R Ubar
Proc. Tallinn Technical University 409, 75-81, 1976
981976
Fast test pattern generation for sequential circuits using decision diagram representations
J Raik, R Ubar
Journal of Electronic Testing 16, 213-226, 2000
732000
Multi-valued simulation of digital circuits with structurally synthesized binary decision diagrams
R Ubar
Multiple Valued Logic 4, 141-157, 1998
661998
An external test approach for network-on-a-chip switches
J Raik, V Govind, R Ubar
2006 15th Asian Test Symposium, 437-442, 2006
642006
Test configurations for diagnosing faulty links in NoC switches
J Raik, R Ubar, V Govind
12th IEEE European Test Symposium (ETS'07), 29-34, 2007
572007
Test cost minimization for hybrid BIST
G Jervan, Z Peng, R Ubar
Proceedings IEEE International Symposium on Defect and Fault Tolerance in …, 2000
572000
Test time minimization for hybrid BIST of core-based systems
Jervan, Eles, Peng, Ubar, Jenihhin
2003 Test Symposium, 318-323, 2003
512003
Parallel X-fault simulation with critical path tracing technique
R Ubar, S Devadze, J Raik, A Jutman
2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010 …, 2010
492010
Turbo Tester: a CAD system for teaching digital test
G Jervan, A Markus, P Paomets, J Raik, R Ubar
Microelectronics Education: Proceedings of the 2 nd European Workshop held …, 1998
481998
A hybrid BIST architecture and its optimization for SoC testing
G Jervan, Z Peng, R Ubar, H Kruus
Proceedings International Symposium on Quality Electronic Design, 273-279, 2002
432002
SSBDDs: Advantageous model and efficient algorithms for digital circuit modeling, simulation & test
A Jutman, J Raik, R Ubar
Proc. of 5th International Workshop on Boolean Problems (IWSBP'02), 19-20, 2002
422002
Testing strategies for networks on chip
R Ubar, J Raik
Networks on chip, 131-152, 2003
412003
Back-tracing and event-driven techniques in high-level simulation with decision diagrams
R Ubar, J Raik, A Morawiec
2000 IEEE International Symposium on Circuits and Systems (ISCAS) 1, 208-211, 2000
372000
Design-for-testability-based external test and diagnosis of mesh-like network-on-a-chips
J Raik, V Govind, R Ubar
IET computers & digital techniques 3 (5), 476-486, 2009
362009
Feasibility of structurally synthesized BDD models for test generation
J Raik, R Ubar
Proc. of the IEEE European Test Workshop, 145-146, 1998
351998
Sequential circuit test generation using decision diagram models
J Raik, R Ubar
Proceedings of the conference on Design, automation and test in Europe, 145-es, 1999
331999
Turbo Tester–diagnostic package for research and training
M Aarna, E Ivask, A Jutman, E Orasson, J Raik, R Ubar, V Vislogubov, ...
Радиоэлектроника и информатика, 69-73, 2003
322003
Defect-oriented fault simulation and test generation in digital circuits
W Kuzmicz, W Pleskacz, J Raik, R Ubar
Proceedings of the IEEE 2001. 2nd International Symposium on Quality …, 2001
322001
El sistema no puede realizar la operación en estos momentos. Inténtalo de nuevo más tarde.
Artículos 1–20